

## **Department of**

**Electronics & Telecommunication Engineering** 

# **PNS School of Engineering & Technology**

Nishamani Vihar, Marshaghai, Kendrapara

# LABORATORY MANUAL

# **Digital Electronics & Microprocessor Lab**

# 5th Semester Electrical Engineering

## Prepared by:

Er. Anjana Tripathy

Department of ETC Engineering

PNS School of Engineering & Technology

Nishamani Vihar, Marshaghai, Kendrapara

# **TABLE OF CONTENTS**

| SI. No | Name of the Experiment | Pages |
|--------|------------------------|-------|
| 1      |                        | 3-9   |
| 2      |                        | 10-14 |
| 3      |                        | 15-17 |
| 4      |                        | 18-19 |
| 5      |                        | 20-21 |
| 6      |                        | 22-27 |
| 7      |                        | 28-31 |
| 8      |                        | 32-35 |
| 9      |                        | 36-39 |
| 10     |                        | 40-42 |
| 11     |                        | 43-45 |
| 12     |                        | 46-47 |

| SI. No | Name of the Experiment | Pages |
|--------|------------------------|-------|
| 1      |                        | 3-9   |
| 2      |                        | 10-14 |
| 3      |                        | 15-17 |
| 4      |                        | 18-19 |
| 5      |                        | 20-21 |
| 6      |                        | 22-27 |
| 7      |                        | 28-31 |
| 8      |                        | 32-35 |
| 9      |                        | 36-39 |
| 10     |                        | 40-42 |
| 11     |                        | 43-45 |
| 12     |                        | 46-47 |

## Inverter Gate (NOT Gate) 7404LS



## 2-Input OR Gate 7432LS



## 2-Input NOR Gate 7402LS



#### 2-Innut XOR Gate 7486LS



## 2-Input AND Gate 7408LS



## 2-Input NAND Gate 7400LS



## 2-Input XNOR Gate 74266LS



| Date: | / | / |
|-------|---|---|
|       |   |   |

Aim: - To Verify truth tables of AND, OR, NOT, NOR, NAND, XOR, XNOR gates.

## Apparatus Required: -

- 1. All the basic gates mention in the fig.
- 2. IC Trainer Kit

#### Procedure: -

- 1. Place the IC on IC Trainer Kit.
- **2.** Connect  $V_{CC}$  and ground to respective pins of IC Trainer Kit.
- **3.** Connect the inputs to the input switches provided in the IC Trainer Kit.
- **4.** Connect the outputs to the switches of O/P LEDs,
- **5.** Apply various combinations of inputs according to the truth table and observe condition of LEDs.
- **6.** Disconnect output from the LEDs and note down the corresponding multimeter voltage readings for various combinations of inputs.

Inverter Gate (NOT Gate) 7404LS



| Α | O/P |
|---|-----|
| 0 | 1   |
| 1 | 0   |

## 2-Input AND Gate 7408LS



| Α | В | O/P |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

2-Input OR Gate 7432LS



| Α | В | O/P |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 1   |

2-Input NAND Gate 7400LS



| Α | В | O/P |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

## 2-Input NOR Gate 7402LS



| Α | В | O/P |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 0   |

2-Input XOR Gate 7486LS





2-Input XNOR Gate 74266LS



| Α | В | O/P |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

## Conclusion:-

Truth table of logic gates are verified.

#### **Experiment No:2**

Date: \_\_/\_\_\_

Aim: - Implementation of various gates by using universal properties of NAND & NOR gates and

Verify truth table.

#### **APPARATUS REQUIRED**

- 1. Digital IC trainer kit
- **2.** IC 7400 (NAND gate)
- **3.** IC 7402(NOR gate)

#### THEORY:

NAND OR NOR gates are sufficient for the realization of any logic expression. because of this reason, NAND and NOR gates are known as UNIVERSAL gates.

1. For NAND gate as universal gate

#### **PROCEDURE:**

- 1. Make the connections as per the logic diagram.
- 2. Connect +5v to pin 14 & ground to pin 7 of IC 7400
- 3. Apply diff combinations of inputs to the i/p terminals.
- 4. Note o/p for NAND as universal gate.
- 5. Verify the truth table.





| Α | Ā |
|---|---|
| 0 | 1 |
| 1 | 0 |

| В | AB    |
|---|-------|
| 0 | 0     |
| 1 | 0     |
| 0 | 0     |
| 1 | 1     |
|   | 0 1 0 |



| Α | В | A+B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 1   |



**NOR Logic operation** 

| Α | В | A+B |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 0   |



| XOR Logic operation | <b>XOR</b> | Logic | opera | ation |
|---------------------|------------|-------|-------|-------|
|---------------------|------------|-------|-------|-------|

| Α | В | A⊕B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

| <i>A</i> _ | $(\overline{A(\overline{AB})})$ $A \oplus B$ $A \otimes B$                         |
|------------|------------------------------------------------------------------------------------|
|            |                                                                                    |
| В —        | $\frac{1}{3}$ $\frac{1}{(\mathbf{B}(\overline{\mathbf{A}}\overline{\mathbf{B}}))}$ |

XNOR Logic operation

| Α | В | AOB |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

## 2.For NOR gate as universal gate

#### **PROCEDURE:**

- 1. Make the connections as per the logic diagram.
- 2. Connect +5v to pin 14 & ground to pin 7 of IC 7402
- 3. Apply diff combinations of inputs to the i/p terminals.
- 4. Note o/p for NAND as universal gate.
- 5. Verify the truth table



**NOT Logic operation** 



|     | A + B     |         |   |
|-----|-----------|---------|---|
| Α — | <u>√</u>  |         | B |
| п   | ) NOR XO- | NOR XO- |   |
| в — |           |         |   |

OR Logic operation



**AND Logic operation** 



NAND Logic operation

| Α | В | A+B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 1   |

| Α | В | AB |
|---|---|----|
| 0 | 0 | 0  |
| 0 | 1 | 0  |
| 1 | 0 | 0  |
| 1 | 1 | 1  |

| Α | В | AB |
|---|---|----|
| 0 | 0 | 1  |
| 0 | 1 | 1  |
| 1 | 0 | 1  |
| 1 | 1 | 0  |



| Α | В | A⊕B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

# **XOR Logic operation**



| Α | В | A0B |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

## Conclusion:-

We have constructed and verified truth table of all gates using universal gates NAND and NOR gate.

## **Experiment No:3**

Date: \_\_\_/\_\_\_\_

Aim: - Implementation of half adder and Full adder using logic gates.

#### **APPARATUS REQUIRED**

1.IC 7486, IC 7432, IC 7408, IC 7400.

2. Digital trainer kit.

#### THEORY:

**Half-Adder:** A combinational logic circuit that performs the addition of two data bits, A and B, is called a half-adder. Addition will result in two output bits; one of which is the sum bit, S, and the other is the carry bit, C. The Boolean functions describing the half-adder are:

$$S = A \oplus B$$
  $C = A B$ 

**Full-Adder:** The half-adder does not take the carry bit from its previous stage into account. This carry bit from its previous stage is called carry-in bit. A combinational logic circuit that adds two data bits, A and B, and a carry-in bit, Cin, is called a full-adder. The Boolean functions describing the full-adder are:

$$S = (x \oplus y) \oplus C_{in}$$
  $C = xy + C_{in} (x \oplus y)$ 

#### Procedure: -

- 1. Verify the gates.
- 2. Make the connections as per the circuit diagram.
- 3. Switch on  $V_{\text{CC}}$  and apply various combinations of input according to the truth table.
- 4. Note down the output readings for half and full adder sum and the carry bit for different combinations of inputs.

## Half Adder using basic gates:-



## Full Adder using basic gates:-



## Half Adder using NAND gates only:-



## Full Adder using NAND gates only:-



## K-map for half adder

| Half adder |   |   |   |
|------------|---|---|---|
| A          | В | S | C |
| 0          | 0 |   |   |
| 0          | 1 |   |   |
| 1          | 0 |   |   |
| 1          | 1 |   |   |





## **Conclusion: -**

Half adder and full adder are constructed and their truth tables are verified.

| <b>Experiment No:4</b> | Exp | erim | ent | No: | 4 |
|------------------------|-----|------|-----|-----|---|
|------------------------|-----|------|-----|-----|---|

Date: \_\_\_/\_/\_\_

Aim: - Implementation of half subtractor and Full subtractor using logic gates.

## **APPARATUS REQUIRED**

- 1.IC 7486, IC 7432, IC 7408, IC7404, IC7400.
- 2. Digital trainer kit.

#### THEORY:

**Half Subtractor:** Subtracting a single-bit binary value B from another A (i.e. A -B) produces a difference bit D and a borrow out bit B-out. This operation is called half subtraction and the circuit to realize it is called a half subtractor. The Boolean functions describing the half Subtractor are:

$$D = A \oplus B$$

$$B_r = \overline{A} B$$

**Full Subtractor:** Subtracting two single-bit binary values, B, Cin from a single-bit value A produces a difference bit D and a borrow out Br bit. This is called full subtraction. The Boolean functions describing the full-subtracter are:

$$D = (x \oplus y) \oplus B_{in}$$

$$B_r = \overline{A}B + \overline{A}(B_{in}) + B(B_{in})$$

#### **Procedure: -**

- 1. Verify the gates.
- 2. Make the connections as per the circuit diagram.
- 3. Switch on  $V_{\text{CC}}$  and apply various combinations of input according to the truth table.
- 4. Note down the output readings for half and full subtractor difference and borrow bit for different combinations of inputs.

Using X – OR and Basic Gates (a)Half Subtractor



## **Full Subtractor**



## Using only NAND gate (a) Half subtractor



## (b) Full Subtractor



 Half Subtractor

 A
 B
 D
 Br

 0
 0

 0
 1

 1
 0

 1
 1





## Conclusion: -

Half subtractor and full subtractor are constructed and their truth tables are verified.

| Experiment No:5 | Date:/_/ |
|-----------------|----------|
|                 |          |

Aim: - Implementation of a 4-bit Binary to Gray code converter.

#### **APPARATUS REQUIRED**

- 1. IC 7486
- 2. Digital trainer kit

#### THEORY:

Gray Code is one of the most important codes. It is a non-weighted code which belongs to a class of codes called minimum change codes.

In this codes while traversing from one step to another step, only one bit in the code group changes.

The input variable are designated as B3, B2, B1, B0 and the output variables are designated as G3, G2, G1, G0.

#### Procedure: -

- 1. The circuit connections are made as shown in fig.
- 2. Pin (14) is connected to +Vcc and Pin (7) to ground.
- 3. In the case of binary to gray conversion, the inputs B0, B1, B2 and B3 are given at respective pins and outputs G0, G1, G2, G3 are taken for all the 16 combinations of the input.
- **4.** The values of the outputs are tabulated.

#### TRUTH TABLE:

|    | Binary Input |    | Gray code output |  |    |    |    |    |
|----|--------------|----|------------------|--|----|----|----|----|
| В3 | B2           | B1 | В0               |  | G3 | G2 | G1 | G0 |
| 0  | 0            | 0  | 0                |  | 0  | 0  | 0  | 0  |
| 0  | 0            | 0  | 1                |  | 0  | 0  | 0  | 1  |

| 0 | 0 | 1 | 0 |   | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 1 |   | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 | , | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 1 | , | 0 | 1 | 1 | 1 |
| 0 | 1 | 1 | 0 |   | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |   | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | , | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 |   | 1 | 1 | 0 | 1 |
| 1 | 0 | 1 | 0 | , | 1 | 1 | 1 | 1 |
| 1 | 0 | 1 | 1 | , | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 |   | 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |   | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 |   | 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 1 | · | 1 | 0 | 0 | 0 |

# K-Map for G₃:



 $G_3 = B_3$ 

# K-Map for G<sub>2</sub>:



# K-Map for G<sub>1</sub>:



# K-Map for G<sub>0</sub>:



G0 = B1 ⊕ B0

## **LOGIC DIAGRAM**



## **Conclusion: -**

4-bit Binary to Gray code converter is constructed and their truth tables are verified.

Aim: - Implementation of a Single bit digital comparator.

#### **APPARATUS REQUIRED**

- 1. IC 7404,IC 7408,IC 74266
- 2. Digital trainer kit

#### THEORY:

Magnitude Comparator is a logical circuit, which compares two signals A and B and generates three logical outputs, whether A > B, A = B, or A < B.

#### Procedure: -

- 1. The circuit connections are made as shown in fig.
- 2. Pin (14) is connected to +Vcc and Pin (7) to ground.
- 3. The inputs A,B are given at respective pins and outputs A > B, A = B, or A < B are connected to the output LED.
- 4. The values of the outputs are tabulated.

#### **TRUTH TABLE**

| _                                 |
|-----------------------------------|
| A>B = A B                         |
| $A < B = \overline{A} B$          |
| $A=B=\overline{A}\overline{B}+AB$ |

| INPUTS |   | OUTPUTS |       |       |  |  |
|--------|---|---------|-------|-------|--|--|
| Α      | В | A > B   | A = B | A < B |  |  |
| 0      | 0 | 0       | 1     | 0     |  |  |
| 0      | 1 | 0       | 0     | 1     |  |  |
| 1      | 0 | 1       | 0     | 0     |  |  |
| 1      | 1 | 0       | 1     | 0     |  |  |

## **LOGIC DIAGRAM**



## Conclusion: -

A Single bit digital comparator is constructed and it's truth tables are verified.

| Experiment No:7                          |         | Date:/_/ |
|------------------------------------------|---------|----------|
| Aim: - To study Multiplexer and demultip | blexer. |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |
|                                          |         |          |